# High-Gain Inverters Based on WSe<sub>2</sub> Complementary Field-Effect Transistors

Mahmut Tosun,<sup>†,‡,§</sup> Steven Chuang,<sup>†,‡,§</sup> Hui Fang,<sup>†,‡,§</sup> Angada B. Sachid,<sup>†</sup> Mark Hettick,<sup>†,‡,§</sup> Yongjing Lin,<sup>†,‡,§</sup> Yuping Zeng,<sup>†,‡,§</sup> and Ali Javey<sup>†,‡,§,\*</sup>

<sup>†</sup>Electrical Engineering and Computer Sciences, University of California, Berkeley, California 94720, United States, <sup>‡</sup>Materials Sciences Division, Lawrence Berkeley National Laboratory, Berkeley, California 94720, United States, and <sup>§</sup>Berkeley Sensor and Actuator Center, University of California, Berkeley, California 94720, United States

## ABSTRACT



In this work, the operation of n- and p-type field-effect transistors (FETs) on the same WSe<sub>2</sub> flake is realized, and a complementary logic inverter is demonstrated. The p-FET is fabricated by contacting WSe<sub>2</sub> with a high work function metal, Pt, which facilities hole injection at the source contact. The n-FET is realized by utilizing selective surface charge transfer doping with potassium to form degenerately doped n+ contacts for electron injection. An ON/OFF current ratio of  $>10^4$  is achieved for both n- and p-FETs with similar ON current densities. A dc voltage gain of >12 is measured for the complementary WSe<sub>2</sub> inverter. This work presents an important advance toward realization of complementary logic devices based on layered chalcogenide semiconductors for electronic applications.

**KEYWORDS:** transition metal dichalcogenides · digital circuits · monolayer semiconductors · complementary logic · CMOS electronics

ontinued scaling of metal-oxidesemiconductor field-effect transistors (MOSFETs) has enabled lower operating voltages, faster switching speeds, and enhanced computation power. However, as the channel length of MOSFETs approaches the sub-10 nm regime, severe short channel effects deteriorate the switching performance of the planar devices. In this regard, multiple device architectures have been proposed for enhanced gate coupling and reduced short channel effects. One approach involves the use of an ultrathin-body semiconductor, where the entire thickness of the active channel is in close proximity to the gate electrode, thereby enhancing the gate control of the channel.<sup>1,2</sup> As a rule of thumb, the thickness of the semiconductor should be kept to  $\sim <1/3$  of

the gate length for effective gate coupling of the device. For ultrashort channel devices, this corresponds to a semiconductor thickness on the order of only a few atomic layers. This aggressive scaling possesses significant challenges since at such thicknesses any variation of the thickness, at the atomic scale, vields severe surface potential variation and thereby enhanced surface roughness scattering of the carriers. Lavered transition metal dichalcogenides (TMDCs), such as MoS<sub>2</sub> and WSe<sub>2</sub>, have been investigated as a promising material class for future scaled devices, owing to their inherent thickness uniformity and control down to a monolayer.<sup>3–5</sup> TMDC FETs have exhibited excellent metrics such as ON/OFF current ratios of up to 10<sup>8,3</sup> subthreshold swings of 60 mV/dec,<sup>4</sup> and electron and hole

\* Address correspondence to ajavey@eecs.berkeley.edu.

Received for review February 18, 2014 and accepted March 31, 2014.

Published online March 31, 2014 10.1021/nn5009929

© 2014 American Chemical Society

VOL.8 • NO.5 • 4948-4953 • 2014



4948

mobilities of >100 cm<sup>2</sup>/(V s).<sup>4,6</sup> To date, both n- and p-type transistors have been demonstrated on different flakes of MoS<sub>2</sub> and WSe<sub>2</sub> through contact engineering by using either low/high work function metals and/ or surface charge transfer doping.<sup>4,6–9</sup> TMDC logic gates have also been demonstrated based on n-type MoS<sub>2</sub> FETs<sup>10–12</sup> and resistor-loaded WSe<sub>2</sub> devices.<sup>13</sup> Moving forward, the demonstration of n- and p-type transistors on the same substrate is needed to enable low-power complementary MOS (CMOS) logic circuits given their performance advantage over unipolar logic circuits. Building on the recent advancements described above, here, we report the first operation of n- and p-FETs on the same WSe<sub>2</sub> flake, thereby enabling the realization of TMDC CMOS logic gates.

The polarity of a MOS transistor is determined by the type of carriers (i.e., electrons versus holes) that the source contact can supply to the semiconductor channel. In conventional MOSFETs, this is achieved through formation of degenerately doped n+ and p+ S/D contacts for n- and p-type operation, respectively. On the other hand, in Schottky barrier (SB) MOSFETs, where metal contacts are fabricated directly on top of the channel, the polarity is governed by the Schottky barrier height (and width) for electrons and holes at the source electrode. A low SB height to the conduction band yields electron injection into the channel, thereby resulting in n-type device operation. Similarly, a low SB height to the valence band yields p-type characteristics. Heavy doping of the semiconductor region in the proximity of the contacts can reduce the SB widths, thereby enabling efficient electron or hole injection through the SBs by a tunneling process. This results in a device configuration that resembles the conventional MOSFETs. Note that in all cases the effect of channel doping is to simply control the threshold voltage of the device along with the contact electrostatics for short channel effects.

The most commonly utilized device configuration for TMDCs is the SB-MOSFET structure, with the two most explored materials being MoS<sub>2</sub> and WSe<sub>2</sub>. Given the low conduction band edge position (i.e., large electron affinity) of MoS<sub>2</sub> and the Fermi level pinning near the conduction band edge at the metal interfaces, most MoS<sub>2</sub> SB-MOSFETs fabricated to date have been n-type. On the other hand, the high valence band edge position of WSe<sub>2</sub> readily results in p-type operation. Thus, to achieve robust CMOS operation based on a single channel material system, the contacts need to be degenerately doped, at least for one polarity depending on whether MoS<sub>2</sub> or WSe<sub>2</sub> is utilized. In this work, we focus on WSe<sub>2</sub> as the semiconductor material. We achieve p-FETs by using high work function Pt contacts configured in a SB-MOSFET geometry. On the other hand, n-FETs are obtained by degenerate doping of the underlapped contact regions. This configuration provides us with a platform to fabricate WSe<sub>2</sub> CMOS devices and logic gates.

Chemical doping of TMDCs, up to the degenerate level, has been previously reported by our group using surface charge transfer processes. Given the molecular thickness of TMDCs, by simply placing electron-donating or -withdrawing species on their surfaces, n- and p-type doping can be obtained, respectively, at degenerate carrier concentrations.<sup>4,8</sup> This principal is similar to the doping process that has been extensively explored in the past for organic semiconductors,<sup>14</sup> carbon nanotubes,<sup>15–17</sup> graphene,<sup>18</sup> and nanoscale III-Vs.<sup>19</sup> Surface charge transfer doping is distinct from substitutional doping since there is no replacement of lattice atoms, which is of advantage for nanoscale materials, where substitutional doping can lead to large stochastic variation given the small number of atoms involved. Our previous work has shown that NO<sub>2</sub> and potassium serve as efficient electron-withdrawing and -donating species for WSe<sub>2</sub>, respectively.<sup>4,8</sup> By patterning the surface of TMDCs prior to exposure to the dopants, doping profiling along the length of TMDCs can be readily obtained, thereby enabling fabrication of p- or n-FETs with degenerately doped contacts. Here, we utilize patterned K doping for selective n+ doping of the contacts of the n-FETs.

Contacting the conduction band of WSe<sub>2</sub> with elemental metals is challenging;<sup>7</sup> hence we used surface charge transfer doping to form degenerately doped n+ contact regions. To achieve patterned doping of the n+ contacts, a gate structure underlapping the S/D electrodes is fabricated for the n-side, which acts as a mask for the subsequent doping process. On the other hand, an overlapped gate structure is formed on the p-side. The overlapped top gate structure of the p-FET protects the integrity of the p-side channel during potassium doping. On the other hand, the exposed WSe<sub>2</sub> regions near the metal electrodes of the n-side are exposed to K atoms, leading to the formation of n+ contacts on either side of the gate. The heavy n-doping of the contacts yields low resistance contacts to the conduction band of WSe<sub>2</sub> for electron injection.<sup>8</sup> The false color SEM image of the fabricated CMOS inverter and the device schematic are shown in Figure 1a and b, respectively. The measurements of the devices are subsequently performed in situ, without breaking vacuum since K doping is not air stable. In the future, exploration of air-stable dopants or encapsulation techniques are needed to enhance the stability of the devices to air exposure.

## **RESULTS AND DISCUSSION**

Device schematics for the WSe<sub>2</sub> p- and n-FETs used in this work are shown in Figure 2a and b, respectively. Figure 2c shows the drain current,  $l_D$ , versus gate voltage,  $V_{GS}$ , curve at a drain voltage of  $V_{DS} = -1$  V for a WSe<sub>2</sub> p-FET fabricated on a ~10 nm thick flake with Pt contacts. The channel length is  $L = 2 \mu m$  and the gate electrode overlaps the S/D contacts. The device

VOL. 8 • NO. 5 • 4948-4953 • 2014





Figure 1. (a) False-color SEM image of a fabricated CMOS inverter on a single WSe<sub>2</sub> flake. (b) Schematic of the CMOS inverter, depicting the n- and p-FET components.



Figure 2. (a and b) Device schematics (not drawn to scale) of the WSe2 p- and n-FETs, respectively. (c) Transfer characteristics at  $V_{DS} = |1 V|$  of a WSe<sub>2</sub> p-FET and n-FET fabricated on the same flake as a function of potassium doping time (1, 2, 3, and 5 min). The transfer characteristics of the p-FET remain unchanged after doping due to the gate overlap structure. For clarity, only the data before doping are shown for the p-FET. (d) Extracted contact resistance,  $R_{cr}$  as a function of K doping time for p- and n-FETs.

exhibits clear p-type behavior with an ON/OFF current ratio of  $>10^4$ . The transistor has a threshold voltage ( $V_T$ ) of -2 V, as extracted by the linear extrapolation of the  $I_{\rm D} - V_{\rm GS}$  curve. The negative  $V_{\rm T}$  of this p-FET makes it an enhancement mode device (*i.e.*, OFF at  $V_{GS} = 0$  V), which is desired for CMOS logic circuit fabrication. The ON-current density of this long channel device at  $|V_{GS} - V_T| = 1$  V is 0.1  $\mu$ A/ $\mu$ m, as normalized by the width of the WSe<sub>2</sub> flake. This ON current, while sufficient for proof-of-concept CMOS operation demonstrated in this work, is limited by the SB to the valence band of WSe2 at the source contact. As shown previously by our group, the ON current can be further improved by contact doping to reduce the thickness of SBs.<sup>4</sup> Furthermore, channel length and gate dielectric thickness down-scaling is needed to further enhance the ON-state drive currents.

The transfer characteristic of an n-type FET fabricated on the same flake as the one used for the p-FET device above is also shown in Figure 2c. Here, the  $I_{\rm D} - V_{\rm GS}$  curves at  $V_{\rm DS} = 1$  V are shown as a function of K doping time, up to 5 min. The channel length is 1  $\mu$ m, and as discussed earlier the gate electrode underlaps the metal S/D contacts. Since the entire gate stack, including the dielectric layer, was patterned by a lift-off process, there is no dielectric layer on the surface of the underlapped WSe<sub>2</sub> regions, making them directly exposed to the K vapor during the doping process. The measurements are performed in situ under vacuum since K doping is not air stable. From Figure 2c it is clear that the n-channel conduction increases as the doping time is increased due to the thinning of the SBs to the conduction band of WSe<sub>2</sub>. Note that, without doping, the ungated WSe<sub>2</sub> regions on each side of the gate exhibit high sheet resistivity due to the low carrier concentrations. In addition, in the absence of K doping, the high Schottky barrier height and width at the metal/WSe<sub>2</sub> junction further limits electron injection. As a result, without doping, the underlapped device delivers no current drive (limited by the instrument

VOL.8 NO.5 4948-4953 2014 A

www.acsnano.org

noise baseline). After 5 min of exposure to K vapor, the doping was stopped by turning off the current to the potassium dispenser. At this K doping level, the ON current density is 0.2  $\mu$ A/ $\mu$ m at  $|V_{GS} - V_T| = 2$  V, approximately matching that of its p-FET counterpart. Notably, the threshold voltage remains unchanged as a function of doping time, which indicates that the doping concentration of the channel (*i.e.*, WSe<sub>2</sub> region underneath the gate) is not being modulated. The results suggest that the top gate stack used here serves as an effective mask and is protecting the channel from the dopants, with only the exposed underlapped regions being exposed to K. Desirable for CMOS logics, the device operates in the enhancement mode with  $V_{\rm T}$  = 1 V. It should be noted that the transfer characteristics of the p-FET device with overlapped gate structure remained unchanged during the doping process.

A figure of merit that is often used to analyze long channel MOSFETs is the carrier mobility since it dictates the ON current drives for a given gate field in the absence of parasitic resistances. However, in the devices reported here, the contact resistances are large due to the Schottky-like nature of the metal/WSe<sub>2</sub> interfaces for both p- and n-FETs. This is clearly evident in the  $I_{\rm D} - V_{\rm D}$  curves (Figure 3), where a nonlinearity is observed at the low  $V_{\rm D}$  regime, indicative of the nonohmic contacts. The total resistance of a device is given as  $R_{tot} = 2R_c + R_{ch}$ , where  $R_c$  is the resistance of each contact and R<sub>ch</sub> is the channel resistance, which depends on the channel mobility and the charge density at a given gate voltage. In our devices, the total resistance in the ON-state, especially at high  $V_{G}$  where the channel charge density is large, is dominated by  $R_{c}$ . That is, at high  $V_{\rm G}-V_{\rm T}$ ,  $R_{\rm tot}\approx 2R_{\rm c}$ . In such a case, the mobility of the device cannot be correctly extracted from the experimental I-V curves. Instead, a more proper figure of merit for these Schottky devices is  $R_c$ . We have extracted the  $R_c$  of our p- and n-FETs as a function of K doping time by calculating the resistance at  $V_{\rm G} = |3 \text{ V}|$  from the transfer curves (Figure 2d). The p-FET transfer characteristics remain unchanged with doping since the channel is protected with a gate that overlaps metal contacts. The extracted  $R_c$  for the p-FET is  $\sim 1$  Mohm- $\mu$ m, independent of K doping. On the other hand, the  $R_c$  of the n-FET is drastically reduced from  $\sim$ 0.5 Gohm- $\mu$ m to  $\sim$ 5 Mohm- $\mu$ m after 5 min of K doping. At this doping level, the contact resistances of both p- and n-FETs are on the same order of magnitude, which makes the design of a CMOS circuit feasible.

Figure 3 shows the output characteristics of the same p- and n-FETs discussed above. The current densities for the two polarities are on the same order of magnitude, with that of the n-FET being  $\sim 2 \times$  higher for the same gate voltage drive. As discussed earlier, the ON currents for our devices are limited by the contact resistances. In fact, the  $I_D-V_{DS}$  curves depict a small nonlinearity in the low-voltage regime for both



Figure 3. Output characteristics of p- (on the left) and n-FETs (on the right) fabricated on the same WSe<sub>2</sub> flake.



Figure 4. (a) Voltage transfer characteristics of a WSe<sub>2</sub> CMOS inverter at different supply voltages. (b) Direct current voltage gain of the inverter at different  $V_{DD}$ .

devices, which is indicative of Schottky contacts. The K doping time for the n-FET, which corresponds to the electron doping concentration, was chosen such that the two devices would have similar current values, needed for the design of CMOS logic gates. In the future, the p-contacts ideally need to be doped as well with a complementary surface dopant to reduce the contact resistance of the p-FET. To date, the most successful p-doing of WSe<sub>2</sub> has been achieved through surface charge transfer doping with NO<sub>2</sub>. However, neither NO<sub>2</sub> nor K are stable dopants, thereby making it difficult at this stage to perform complementary dop-ing. Future development of stable dopants for TMDCs

VOL. 8 • NO. 5 • 4948-4953 • 2014

JAI

www.acsnano.org

is required, which can further enhance the performance of CMOS devices.

Next, we focus on configuring the complementary n- and p-FETs into CMOS logic circuits. As a proof of concept, an inverter gate (i.e., NOT logic gate) is demonstrated using one n- and one p-FET connected in series. In a conventional manner, the n-FET is grounded and the supply voltage  $V_{DD}$  is applied to the p-FET. Both p- and n-FETs are controlled by the same top gate electrode that serves as the input voltage ( $V_{IN}$ ) electrode. Output voltage ( $V_{OUT}$ ) is measured using the common source electrode of the p-FET and n-FET. If a small input voltage is applied, the n-FET is OFF and p-FET is ON; therefore  $V_{OUT}$  is connected to  $V_{\rm DD}$ . In other words,  $V_{\rm OUT}$  is pulled up to logic 1. On the contrary, at high input voltages, the n-FET is ON and the p-FET is OFF; therefore V<sub>OUT</sub> is connected to ground (0 V). In other words, V<sub>OUT</sub> is pulled down to logic 0. The circuit schematic of a CMOS inverter is shown in the inset of Figure 4a, with the false color SEM image of the fabricated device shown in Figure 1a. The transfer characteristics (V<sub>OUT</sub> versus V<sub>IN</sub>) of the CMOS inverter as a function of  $V_{DD}$  are shown in Figure 4a. Clear signal inversion is observed with high  $V_{OUT}$  and low  $V_{IN}$  and vice versa. The peak dc voltage gain of the CMOS inverter,  $|\partial V_{OUT}/\partial V_{IN}|$ , is measured to be >12 at a supply voltage V<sub>DD</sub> of 3 V (Figure 4b). The gain of the inverter is

#### METHODS AND EXPERIMENTAL SECTION

The fabrication process of WSe<sub>2</sub> CMOS devices is as follows. WSe<sub>2</sub> flakes were deposited on Si/SiO<sub>2</sub> (thickness, 260 nm) substrates using a micromechanical exfoliation technique. The transferred flakes were mapped in terms of location, dimensions, and thickness using an optical microscope. Three electron-beam (e-beam) lithography steps were performed in order to define the p- and n-contacts as well as the top-gate stack. Specifically, a Pt/Au/Pd (10/30/20 nm) metal stack was deposited by e-beam evaporation for the p-side source-drain (S/D) contacts followed by lift-off in acetone. Subsequently, the devices were annealed in O2 ambient at 250 °C for 1 h to further improve the contact resistance. This metal stack was chosen for the p-FETs due to the high work function of the Pt bottom layer, which provides a low Schottky barrier height for hole injection into the valence band of WSe2. As a result, WSe2 p-FETs are realized as shown here. Au (60 nm) contacts were then formed for the n-side S/D electrodes by e-beam evaporation and lift-off in acetone. The gate stacks are formed by e-beam lithography, atomic layer deposition (ALD) of  $ZrO_2$  (thickness, ~20 nm) at 120 °C, evaporation of Ni/Au electrodes (30/30 nm), and lift-off of the entire gate stack in acetone. Note that the low-temperature ALD used here allows for the use of the lift-off process for the entire gate stack using poly(methyl methacrylate) (PMMA) as the resist. Subsequently, potassium doping is performed in a vacuum at a pressure of  $4 \times 10^{-5}$  mbar by evaporating potassium from a commercially available dispenser filament (SAES Getters) by applying a 5 A dc current through it. The doping setup, which resembles a conventional thermal evaporator in terms of operation principles, is designed such that at a sample distance of  $\sim$ 3 cm from the potassium dispenser the deposition of potassium is uniform over a 2 cm  $\times$  2 cm area. which is a typical chip size. The doping concentration is controlled through K evaporation time. Notably, the devices are electrically measured in situ during the K evaporation process,

high despite the nonoptimal transistor currents. Noise margins are evaluated by extracting the maximum low input voltage  $V_{\rm IL}$ , minimum high input voltage  $V_{\rm IH}$ , minimum high output voltage  $V_{\rm OH}$ , and maximum low output voltage  $V_{\rm OL}$ .  $V_{\rm IL}$  and  $V_{\rm IH}$  are the input voltages at which the slope of the voltage transfer curve in Figure 4a is -1 (unity gain), whereas  $V_{\rm OH}$  and  $V_{\rm OL}$  are the corresponding output voltages, respectively. The high- and low-state noise margins (NM<sub>H</sub> and NM<sub>L</sub> respectively) are then calculated by using the expressions NM<sub>H</sub> =  $V_{\rm OH} - V_{\rm IH}$  and NM<sub>L</sub> =  $V_{\rm IL} - V_{\rm OL}$ . The noise margins are found to be NM<sub>H</sub> =  $0.35V_{\rm DD}$  and NM<sub>L</sub> =  $0.32V_{\rm DD}$  for  $V_{\rm DD} = 3$  V.

## CONCLUSION

In conclusion, a CMOS inverter on the same TMDC flake, WSe<sub>2</sub>, is realized for the first time. The operation of the p-FET is realized by high-workfunction Pt contacts and overlapped top-gate device structure, whereas the n-FET is enabled by potassium doping of the contact regions using an underlapped top-gate structure as a self-aligned mask. The results depict that through proper contact engineering, both transistor polarities can be obtained using the same TMDC on a single substrate. Moving forward, further optimization of the contacts and especially developing air-stable electron and hole dopants are needed to explore the performance limits of TMDC CMOS circuits.

and once a desired doping level is reached, as confirmed from the electrical measurements, the current flow to the dispenser is stopped.

Conflict of Interest: The authors declare no competing financial interest.

Acknowledgment. This work was funded by the Director, Office of Science, Office of Basic Energy Sciences, Material Sciences and Engineering Division of the U.S. Department of Energy, under Contract No. DE-AC02-05CH11231. A.B.S. was funded by ATMI, Inc. and Applied Materials, Inc. under the iRICE program.

# **REFERENCES AND NOTES**

- Yang-Kyu, C.; Asano, K.; Lindert, N.; Subramanian, V.; Tsu-Jae, K.; Bokor, J.; Chenming, H. Ultra-Thin Body SOI MOSFET for Deep-Sub-Tenth Micron Era. *Tech. Dig.*—*Int. Electron Devices Meet.* **1999**, 919–921.
- Kedzierski, J.; Xuan, P.; Subramanian, V.; Bokor, J.; King, T.-J.; Hu, C.; Anderson, E. A 20 nm Gate-Length Ultra-Thin Body p-MOSFET with Silicide Source/Drain. *Superlattices Microstruct.* 2000, 28, 445–452.
- Radisavljevic, B.; Radenovic, A.; Brivio, J.; Giacometti, V.; Kis, A. Single-Layer MoS<sub>2</sub> Transistors. *Nat. Nanotechnol.* 2011, 6, 147–150.
- Fang, H.; Chuang, S.; Chang, T. C.; Takei, K.; Takahashi, T.; Javey, A. High-Performance Single Layered WSe2 p-FETs with Chemically Doped Contacts. *Nano Lett.* **2012**, *12*, 3788–3792.
- Wang, Q. H.; Kalantar-Zadeh, K.; Kis, A.; Coleman, J. N.; Strano, M. S. Electronics and Optoelectronics of Two-Dimensional Transition Metal Dichalcogenides. *Nat. Nanotechnol.* 2012, *7*, 699–712.



- Das, S.; Chen, H.-Y.; Penumatcha, A. V.; Appenzeller, J. High Performance Multilayer MoS<sub>2</sub> Transistors with Scandium Contacts. *Nano Lett.* **2012**, *13*, 100–105.
- Liu, W.; Kang, J.; Sarkar, D.; Khatami, Y.; Jena, D.; Banerjee, K. Role of Metal Contacts in Designing High-Performance Monolayer n-Type WSe<sub>2</sub> Field Effect Transistors. *Nano Lett.* 2013, *13*, 1983–1990.
- Fang, H.; Tosun, M.; Seol, G.; Chang, T. C.; Takei, K.; Guo, J.; Javey, A. Degenerate n-Doping of Few-Layer Transition Metal Dichalcogenides by Potassium. *Nano Lett.* **2013**, *13*, 1991–1995.
- Das, S.; Appenzeller, J. WSe<sub>2</sub> Field Effect Transistors with Enhanced Ambipolar Characteristics. *Appl. Phys. Lett.* 2013, 103, 103501.
- Radisavljevic, B.; Whitwick, M. B.; Kis, A. Integrated Circuits and Logic Operations Based on Single-Layer MoS<sub>2</sub>. ACS Nano 2011, 5, 9934–9938.
- Radisavljevic, B.; Whitwick, M. B.; Kis, A. Small-Signal Amplifier Based on Single-Layer MoS<sub>2</sub>. *Appl. Phys. Lett.* 2012, *101*, 043103.
- Wang, H.; Yu, L.; Lee, Y.-H.; Shi, Y.; Hsu, A.; Chin, M. L.; Li, L.-J.; Dubey, M.; Kong, J.; Palacios, T. Integrated Circuits Based on Bilayer MoS<sub>2</sub> Transistors. *Nano Lett.* **2012**, *12*, 4674– 4680.
- Huang, J.-K.; Pu, J.; Hsu, C.-L.; Chiu, M.-H.; Juang, Z.-Y.; Chang, Y.-H.; Chang, W.-H.; Iwasa, Y.; Takenobu, T.; Li, L.-J. Large-Area Synthesis of Highly Crystalline WSe<sub>2</sub> Monolayers and Device Applications. ACS Nano **2013**, *8*, 923– 930.
- Chiang, C. K.; Fincher, C. R.; Park, Y. W.; Heeger, A. J.; Shirakawa, H.; Louis, E. J.; Gau, S. C.; MacDiarmid, A. G. Electrical Conductivity in Doped Polyacetylene. *Phys. Rev. Lett.* **1977**, *39*, 1098–1101.
- Javey, A.; Tu, R.; Farmer, D. B.; Guo, J.; Gordon, R. G.; Dai, H. High Performance n-Type Carbon Nanotube Field-Effect Transistors with Chemically Doped Contacts. *Nano Lett.* 2005, *5*, 345–348.
- Derycke, V.; Martel, R.; Appenzeller, J.; Avouris, P. Carbon Nanotube Inter- and Intramolecular Logic Gates. *Nano Lett.* 2001, 1, 453–456.
- Zhou, C.; Kong, J.; Yenilmez, E.; Dai, H. Modulated Chemical Doping of Individual Carbon Nanotubes. *Science* 2000, 290, 1552–1555.
- Ohta, T.; Bostwick, A.; Seyller, T.; Horn, K.; Rotenberg, E. Controlling the Electronic Structure of Bilayer Graphene. *Science* 2006, *313*, 951–954.
- Takei, K.; Kapadia, R.; Li, Y.; Plis, E.; Krishna, S.; Javey, A. Surface Charge Transfer Doping of III–V Nanostructures. *J. Phys. Chem. C* 2013, *117*, 17845–17849.

